锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

CDC509PWR

3.3V 锁相环时钟驱动器 24-TSSOP 0 to 70

The CDC509 is a high-performance, low-skew, low-jitter, phase-lock loop PLL clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback FBOUT output to the clock CLK input signal. It is specifically designed for use with synchronous DRAMs. The CDC509 operates at 3.3-V VCC and is designed to drive up to five clock loads per output.

One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at CLK. Each bank of outputs can be enabled or disabled separately via the control 1G and 2G inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDC509 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC509 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required, following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL can be bypassed for test purposes by strapping AVCC to ground.

The CDC509 is characterized for operation from 0°C to 70°C.

CDC509PWR PDF数据文档
图片 型号 厂商 下载
CDC509PWR TI 德州仪器
CDC5D23BNP-100LC Sumida 胜美达
CDC586PAH TI 德州仪器
CDC5806PW TI 德州仪器
CDC516DGG TI 德州仪器
CDC582PAH TI 德州仪器
CDC536DB TI 德州仪器
CDC5801ADBQ TI 德州仪器
CDC516DGGR TI 德州仪器
CDC5806PWRG4 TI 德州仪器
CDC5806PWR TI 德州仪器