锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

CDCVF111

1:9 差动 LVPECL 时钟驱动器

The differential LVPECL clock-driver circuit distributes one pair of differential LVPECL clock inputs CLKIN, CLKIN\ to nine pairs of differential clock Y, Y\ outputs with minimum skew for clock distribution. It is specifically designed for driving 50- transmission lines.

The VREF output can be strapped to the CLKIN\ input for a single-ended CLKIN input.

The is characterized for operation from –40°C to 85°C.

.
Low-Output Skew for Clock-Distribution Applications
.
Differential Low-Voltage Pseudo-ECL LVPECL Compatible Inputs and Outputs
.
Distributes Differential Clock Inputs to Nine Differential Clock Outputs
.
Output Reference Voltage VREF Allows Distribution From a Single-Ended Clock Input
.
Packaged In a 28-Pin Plastic Chip Carrier

CDCVF111 PDF数据文档
图片 型号 厂商 下载
CDCVF111 TI 德州仪器
CDCV304PW TI 德州仪器
CDCVF2310PW TI 德州仪器
CDCVF310PW TI 德州仪器
CDCV304PWR TI 德州仪器
CDCVF2505D TI 德州仪器
CDCVF855PW TI 德州仪器
CDCVF25081D TI 德州仪器
CDCV850IDGG TI 德州仪器
CDCVF2509PW TI 德州仪器
CDCV855PW TI 德州仪器