锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

CDCVF2509PW

TEXAS INSTRUMENTS  CDCVF2509PW.  芯片, 时钟驱动器, 3.3V, 锁相环, 24-TSSOP

The CDCVF2509 is a high-performance, low-skew, low-jitter, phase-lock loop PLL clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback FBOUT output to the clock CLK input signal. It is specifically designed for use with synchronous DRAMs. The CDCVF2509 operates at a 3.3-V VCC. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled or disabled separately via the control 1G and 2G inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDCVF2509 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDCVF2509 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback signals. The PLL can be bypassed by strapping AVCC to ground.

The CDCVF2509A is characterized for operation from 0°C to 85°C.

CDCVF2509PW PDF数据文档
图片 型号 厂商 下载
CDCVF2509PW TI 德州仪器
CDCV304PW TI 德州仪器
CDCVF2310PW TI 德州仪器
CDCVF310PW TI 德州仪器
CDCV304PWR TI 德州仪器
CDCVF2505D TI 德州仪器
CDCVF855PW TI 德州仪器
CDCVF25081D TI 德州仪器
CDCV850IDGG TI 德州仪器
CDCV855PW TI 德州仪器
CDCVF2510PW TI 德州仪器