锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

SN74ALVCH16524DGGR

18Bit Registered Bus Transceiver With 3-State Outputs 56-TSSOP -40℃ to 85℃

This 18-bit universal bus transceiver is designed for 1.65-V to 3.6-V VCC operation.

Data flow in each direction is controlled by output-enable OEAB\ and OEBA\\\\ and clock-enable CLKENBA\\\\ inputs. For the A-to-B data flow, the data flows through a single buffer. The B-to-A data can flow through a four-stage pipeline register path, or through a single register path, depending on the state of the select SEL\\\\ input.

Data is stored in the internal registers on the low-to-high transition of the clock CLK input, provided that the appropriate CLKENBA\ input is low. The B-to-A data transfer is synchronized with CLK.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

SN74ALVCH16524DGGR PDF数据文档
图片 型号 厂商 下载
SN74ALVCH16524DGGR TI 德州仪器
SN74CB3T3383DW TI 德州仪器
SN74CBT16212ADLRG4 TI 德州仪器
SN74CB3T3383DWR TI 德州仪器
SN74CBTLV3383PW TI 德州仪器
SN74CBT16212AZQLR TI 德州仪器
SN74CBT3383DBQR TI 德州仪器
SN74CB3T3383PW TI 德州仪器
SN74CBTLV3383PWE4 TI 德州仪器
SN74CBT3383DBR TI 德州仪器
SN74CB3T3383PWR TI 德州仪器