锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

SN74ALVCH16524DGGR

SN74ALVCH16524DGGR

TI(德州仪器) 电子元器件分类

18Bit Registered Bus Transceiver With 3-State Outputs 56-TSSOP -40℃ to 85℃

This 18-bit universal bus transceiver is designed for 1.65-V to 3.6-V VCC operation.

Data flow in each direction is controlled by output-enable OEAB\ and OEBA\\\\ and clock-enable CLKENBA\\\\ inputs. For the A-to-B data flow, the data flows through a single buffer. The B-to-A data can flow through a four-stage pipeline register path, or through a single register path, depending on the state of the select SEL\\\\ input.

Data is stored in the internal registers on the low-to-high transition of the clock CLK input, provided that the appropriate CLKENBA\ input is low. The B-to-A data transfer is synchronized with CLK.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

SN74ALVCH16524DGGR中文资料参数规格
技术参数

电源电压DC 1.65V ~ 3.60V

输出接口数 18

电路数 18 Bit

位数 18

电压波节 3.30 V, 2.70 V, 2.50 V, 1.80 V

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 1.65V ~ 3.6V

封装参数

安装方式 Surface Mount

引脚数 56

封装 TSSOP-56

外形尺寸

封装 TSSOP-56

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

SN74ALVCH16524DGGR引脚图与封装图
SN74ALVCH16524DGGR引脚图

SN74ALVCH16524DGGR引脚图

SN74ALVCH16524DGGR封装图

SN74ALVCH16524DGGR封装图

SN74ALVCH16524DGGR封装焊盘图

SN74ALVCH16524DGGR封装焊盘图

在线购买SN74ALVCH16524DGGR
型号 制造商 描述 购买
SN74ALVCH16524DGGR TI 德州仪器 18Bit Registered Bus Transceiver With 3-State Outputs 56-TSSOP -40℃ to 85℃ 搜索库存