锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

CLVTH16652IDGGREP

3.3 -V ABT 16位总线收发器和具备三态输出寄存器 3.3-V ABT 16-BIT BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS

The SN74LVTH16652 is a 16-bit bus transceiver designed for low-voltage 3.3-V VCC operation, but with the capability to provide a TTL interface to a 5-V system environment. These devices can be used as two 8-bit transceivers or one 16-bit transceiver.

Output-enable OEAB and OEBA\\\\ inputs are provided to control the transceiver functions. Select-control SAB and SBA inputs are provided to select whether real-time or stored data is transferred. A low input level selects real-time data, and a high input level selects stored data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVTH16652.

Data on the A or B bus, or both, can be stored in the internal D flip-flops by low-to-high transitions at the appropriate clock CLKAB or CLKBA inputs, regardless of the levels on the select-control or output-enable inputs. When SAB and SBA are in the real-time transfer mode, it also is possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA\\\\. In this configuration, each output reinforces its input. When all other data sources to the two sets of bus lines are at high impedance, each set of bus lines remains at its last level configuration.

When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE\ should be tied to VCC through a pullup resistor, and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

This device is fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

CLVTH16652IDGGREP PDF数据文档
图片 型号 厂商 下载
CLVTH16652IDGGREP TI 德州仪器
CLVTH16245AQDGGRQ1 TI 德州仪器
CLVTH16245AMDLREP TI 德州仪器
CLVTH16500IDGGREP TI 德州仪器
CLVTH16245AIDGVREP TI 德州仪器
CLVTH16835IDGGREP TI 德州仪器
CLVTH16952IDGGREP TI 德州仪器
CLVTH16245AQDLREP TI 德州仪器
CLVTH16245AQDGGREP TI 德州仪器
CLVTH162245MDLREP TI 德州仪器
CLVTH16501IDGGREP TI 德州仪器