锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

PCA9507D,118

电平转换器, 2线串行总线扩展器, 2输入, 2.7 V至5.5 V电源, 50 mA输出, SOIC-8

Overview

The PCA9507 is a 2-wire serial bus extender providing 3.3 V to 5 V level shift that allows up to 18 meters bus extension for reliable DDC, I²C-bus or SMBus applications. While retaining all the operating modes and features of the I²C-bus system during the level shifts, it also permits extension of the I²C-bus by providing bidirectional buffering for both the data SDA and the clock SCL line as well as the rise time accelerator on port A enabling the bus to drive a load up to 1400 pF or distance of 18 m on port A, and 400 pF on port B. Using the PCA9507 enables the system designer to isolate bus capacitance to meet HDMI DDC version 1.3 distance specification. The SDA and SCL pins are overvoltage tolerant and are high-impedance when the PCA9507 is unpowered.

The port B drivers with static level offset behave much like the drivers on the PCA9515 device, while the port A drivers integrate the rise time accelerator, sink more current and eliminate the static offset voltage. This results in a LOW on port B translating into a nearly 0 V LOW on port A. The static level offset design of the port B I/O drivers prevent them from being connected to another device that has rise time accelerator including the PCA9510, PCA9511, PCA9512, PCA9513, PCA9514, PCA9515, PCA9516A, PCA9517 B-side, or PCA9518. The port A sides of two or more PCA9507s can be connected together, however, to allow a star topography with port A on the common bus, and port A can be connected directly to any other buffer with static or dynamic offset voltage. Multiple PCA9507s can be connected in series, port A to port B, with no build-up in offset voltage with only time of flight delays to consider. Rise time accelerator on port A is turned on when input threshold is above 0.3VCCA.

The PCA9507 drivers are not enabled unless VCCA and VCCB are above 2.7 V. The EN pin can also be used to turn the drivers on and off under system control. Caution should be observed to only change the state of the enable pin when the bus is idle. The output pull-down on the port B internal buffer LOW is set for approximately 0.5 V, while the input threshold of the internal buffer is set about 70 mV lower 0.43 V. When the port B I/O is driven LOW internally, the LOW is not recognized as a LOW by the input. This prevents a lock-up condition from occurring.

MoreLess

## Features

* 2 channel, bidirectional buffer isolates capacitance allowing 1400 pF on port A and 400 pF on port B

* Exceeds 18 meters above the maximum distance for HDMI DDC

* Rise time accelerator and normal I/O on port A

* Static level offset on port B

* Voltage level translation from 2.7 V to 5.5 V

* Upgrade replacement over PCA9517 for cable application

* I²C-bus, SMBus and DDC-bus compatible

* Active HIGH buffer enable input

* Open-drain input/outputs

* Lock-up free operation

* Supports arbitration and clock stretching across the repeater

* Accommodates Standard-mode and Fast-mode I²C-bus devices and multiple masters

* Powered-off high-impedance I²C-bus pins

* Port A operating supply voltage range of 2.7 V to 5.5 V

* Port B operating supply voltage range of 2.7 V to 5.5 V

* 5 V tolerant I²C-bus and enable pins

* 0 Hz to 400 kHz clock frequency the maximum system operating frequency may be less than 400 kHz because of the delays added by the repeater

* ESD protection exceeds 5000 V HBM per JESD22-A114, 400 V MM per JESD22-A115, and 1000 V CDM per JESD22-C101

* Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA

* Packages offered: SO8 and TSSOP8

## Features

PCA9507D,118 PDF数据文档
图片 型号 厂商 下载
PCA9507D,118 NXP 恩智浦
PCA9554PW NXP 恩智浦
PCA9554D,118 NXP 恩智浦
PCA9548APW NXP 恩智浦
PCA9517D TI 德州仪器
PCA9306DCTR TI 德州仪器
PCA9306DCUR TI 德州仪器
PCA9306DCUT TI 德州仪器
PCA9600DP,118 NXP 恩智浦
PCA9541APW/03,112 NXP 恩智浦
PCA9545APW TI 德州仪器