锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

CDCVF2510

3.3V 锁相环时钟驱动器

The is a high-performance, low-skew, low-jitter, phase-lock loop PLL clock driver. It uses a phase-lock loop PLL to precisely align, in both frequency and phase, the feedback FBOUT output to the clock CLK input signal. It is specifically designed for use with synchronous DRAMs. The CDCVF2510 operates at a 3.3-V VCC. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of 10 outputs provides 10 low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Outputs are enabled or disabled via the control G input. When the G input is high, the outputs switch in phase and frequency with CLK; when the G input is low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDCVF2510 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDCVF2510 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, a fixed-phase signal at CLK, or following any changes to the PLL reference or feedback signals. The PLL can be bypassed for test purposes by strapping AVCC to ground.

The CDCVF2510 is characterized for operation from 0°C to 85°C.

For application information see the application reports _High Speed Distribution Design Techniques for CDC509/516/2509/2510/2516_ SLMA003 and _Using CDC2509A/2510A PLL With Spread Spectrum Clocking SSC_ SCAA039.

.
Designed to Meet and Exceed PC133 SDRAM Registered DIMM Specification Rev. 1.1
.
Spread Spectrum Clock Compatible
.
Operating Frequency 50 MHz to 175 MHz
.
Static Phase Error Distribution at 66 MHz to 166 MHz Is ±125 ps
.
Jitter cyc - cyc at 66 MHz to 166 MHz Is |70| ps
.
Advanced Deep Submicron Process Results in More Than 40% Lower Power Consumption Versus Current Generation PC133 Devices
.
Available in Plastic 24-Pin TSSOP
.
Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications
.
Distributes One Clock Input to One Bank of 10 Outputs
.
External Feedback FBIN Terminal Is Used to Synchronize the Outputs to the Clock Input
.
25- On-Chip Series Damping Resistors
.
No External RC Network Required
.
Operates at 3.3 V

NOT RECOMMENDED FOR NEW DESIGNS USE CDCVF2510A AS A REPLACEMENT

CDCVF2510 PDF数据文档
图片 型号 厂商 下载
CDCVF2510 TI 德州仪器
CDCV304PW TI 德州仪器
CDCVF2310PW TI 德州仪器
CDCVF310PW TI 德州仪器
CDCV304PWR TI 德州仪器
CDCVF2505D TI 德州仪器
CDCVF855PW TI 德州仪器
CDCVF25081D TI 德州仪器
CDCV850IDGG TI 德州仪器
CDCVF2509PW TI 德州仪器
CDCV855PW TI 德州仪器