锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

CDCS504TPWRQ1

CDCS504-Q1 时钟缓冲器/时钟乘法器 8-TSSOP -40 to 105

The CDCS504-Q1 device is a LVCMOS input clock buffer with selectable frequency multiplication.

The CDCS504-Q1 has an output enable pin.

The device accepts a 3.3-V LVCMOS signal at the input.

The input signal is processed by a phased-locked loop PLL, whose output frequency is either equal to the input frequency or multiplied by the factor of four.

By this, the device can generate output frequencies between 2 MHz and 108 MHz.

A separate control pin can be used to enable or disable the output. The CDCS504-Q1 device operates in a 3.3-V environment.

It is characterized for operation from –40°C to 105°C and is available in an 8-pin TSSOP package.

CDCS504TPWRQ1 PDF数据文档
图片 型号 厂商 下载
CDCS504TPWRQ1 TI 德州仪器
CDCS502PW TI 德州仪器
CDCS502PWR TI 德州仪器
CDCS501PW TI 德州仪器
CDCS501PWR TI 德州仪器
CDCS503TPWRQ1 TI 德州仪器
CDCS503PW TI 德州仪器
CDCS502 TI 德州仪器
CDCS503PWR TI 德州仪器
CDCS502PERF-EVM TI 德州仪器