锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

SN74ALVCH32973KR

TEXAS INSTRUMENTS  SN74ALVCH32973KR  芯片, 非反相收发器, LFBGA-96

This device contains eight independent noninverting buffers and a 16-bit noninverting bus transceiver and D-type latch, designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH32973 is particularly suitable for demultiplexing an address/data bus into a dedicated address bus and dedicated data bus. The device is used where there is asynchronous bidirectional communication between the A and B data bus, and the address signals are latched and buffered on the Q bus. The control-function implementation minimizes external timing requirements.

This device can be used as one 8-bit buffer, two 8-bit transceivers, and two 8-bit latches or one 8-bit buffer, one 16-bit transceiver, and one 16-bit latch. It allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control DIR input. The transceiver output-enable TOE\ input can be used to disable the transceivers so that the A and B buses effectively are isolated.

When the latch-enable LE input is high, the Q outputs follow the data A inputs. When LE is taken low, the Q outputs are latched at the levels set up at the A inputs. The latch output-enable LOE\ input can be used to place the nine Q outputs in either a normal logic state high or low logic level or the high-impedance state. In the high-impedance state, the Q outputs neither drive nor load the bus lines significantly. LOE\ does not affect internal operations of the latch. Old data can be retained or new data can be entered while the Q outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, LOE\ and TOE\ should be tied to VCC through pullup resistors; the minimum values of the resistors are determined by the current-sinking capability of the drivers.

The eight independent noninverting buffers perform the Boolean function Y = D, and are independent of the state of DIR, TOE\, LE, and LOE\\\\.

The A and B I/Os, and D inputs have bus-hold circuitry. Active bus-hold circuitry holds unused or undriven data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

SN74ALVCH32973KR PDF数据文档
图片 型号 厂商 下载
SN74ALVCH32973KR TI 德州仪器
SN74CB3T3383DW TI 德州仪器
SN74CBT16212ADLRG4 TI 德州仪器
SN74CB3T3383DWR TI 德州仪器
SN74CBTLV3383PW TI 德州仪器
SN74CBT16212AZQLR TI 德州仪器
SN74CBT3383DBQR TI 德州仪器
SN74CB3T3383PW TI 德州仪器
SN74CBTLV3383PWE4 TI 德州仪器
SN74CBT3383DBR TI 德州仪器
SN74CB3T3383PWR TI 德州仪器