锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

ADS41B49

14 位 250MSPS 缓冲低功耗 ADC

The ADS41Bx9 are members of the ultralow-power ADS4xxx analog-to-digital converter ADC family, featuring integrated analog input buffers. These devices use innovative design techniques to achieve high dynamic performance, and consume extremely low power. The analog input pins have buffers, with benefits of constant performance and input impedance across a wide frequency range. The devices are well-suited for multi-carrier, wide bandwidth communications applications such as PA linearization.

The ADS41Bx9 have features such as digital gain and offset correction. The gain option can be used to improve SFDR performance at lower full-scale input ranges, especially at high input frequencies. The integrated dc offset correction loop can be used to estimate and cancel the ADC offset. At lower sampling rates, the ADC automatically operates at scaled-down power with no loss in performance.

The devices support both double data rate DDR low-voltage differential signaling LVDS and parallel CMOS digital output interfaces. The low data rate of the DDR LVDS interface maximum 500 MBPS makes using low-cost field-programmable gate array FPGA-based receivers possible. The devices have a low-swing LVDS mode that can be used to further reduce the power consumption. The strength of the LVDS output buffers can also be increased to support 50-Ω differential termination.

The devices are available in a compact VQFN-48 package and are specified over the industrial temperature range –40°C to +85°C.

.
: 14-Bit, 250 MSPS

ADS41B29: 12-Bit, 250 MSPS

.
Integrated High-Impedance

Analog Input Buffer:

.
Input Capacitance: 2 pF
.
200-MHz Input Resistance: 3 kΩ
.
Maximum Sample Rate: 250 MSPS
.
Ultralow Power:
.
1.8-V Analog Power: 180 mW
.
3.3-V Buffer Power: 96 mW
.
I/O Power: 135 mW DDR LVDS
.
High Dynamic Performance:
.
SNR: 69 dBFS at 170 MHz
.
SFDR: 82.5 dBc at 170 MHz
.
Output Interface:
.
Double Data Rate DDR LVDS with Programmable Swing and Strength:
.
Standard Swing: 350 mV
.
Low Swing: 200 mV
.
Default Strength: 100-Ω Termination
.
2x Strength: 50-Ω Termination
.
1.8-V Parallel CMOS Interface Also Supported
.
Programmable Gain for SNR, SFDR Trade-Off
.
DC Offset Correction
.
Supports Low Input Clock Amplitude
.
Package: VQFN-48 7 mm × 7 mm

ADS41B49 PDF数据文档
图片 型号 厂商 下载
ADS41B49 TI 德州仪器
ADS4129EVM TI 德州仪器
ADS42JB69SEK TI 德州仪器
ADS42JB69EVM TI 德州仪器
ADS4149EVM TI 德州仪器
ADS4122EVM TI 德州仪器
ADS4125EVM TI 德州仪器
ADS4249EVM TI 德州仪器
ADS41B49EVM TI 德州仪器
ADS4145EVM TI 德州仪器
ADS4225EVM TI 德州仪器