IS43R16160B-6TL
INTEGRATED SILICON SOLUTION ISSI IS43R16160B-6TL 存储芯片, SDRAM, DDR, 16M X 16, 2.5V, 66TSOP2
The is a 256MB DDR Synchronous DRAM 4-bank x 4194304-word x 16-bit double data rate synchronous DRAM with SSTL-2 interface. All control and address signals are referenced to the rising edge of CLK. Input data is registered on both edges of data strobe and output data and data strobe are referenced on both edges of CLK. The device achieves very high speed clock rate up to 200MHz.
- .
- Double data rate architecture; two data transfers per clock cycle
- .
- Bidirectional, data strobe DQS is transmitted/received with data
- .
- Differential clock input
- .
- DLL aligns DQ and DQS transitions with CLK transitions edges of DQS
- .
- Commands entered on each positive CLK edge
- .
- Data and data mask referenced to both edges of DQS
- .
- 4 Bank operation controlled by BA0, BA1
- .
- Auto pre-charge/all bank pre-charge controlled by A10
- .
- 8192 Refresh cycles/64ms
- .
- Auto refresh and self refresh
- .
- Row address A0-12/column address A0-9/A0-8
- .
- SSTL_2 interface
- .
- Speed - 6ns