锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

GTL2008PW,112

Translator GTL/GTL+/GTL- to LVTTL/LVTTL to GTL/GTL+/GTL- 28Pin TSSOP Tube

Overview

The GTL2008 is a customized translator between dual Xeon processors, Platform Health Management, South Bridge and Power Supply LVTTL and GTL signals.

Functionally and footprint identical to the GTL2007, the GTL2008 LVTTL and GTL outputs were changed to put them into a high-impedance state when EN1 and EN2 are LOW, with the exception of 11BO because its normal state is LOW, so it is forced LOW. EN1 and EN2 will remain LOW until VCC is at normal voltage, the other inputs are in valid states and VREF is at its proper voltage to assure that the outputs will remain high-impedance through power-up.

The GTL2008 has the enable function that disables the error output to the monitoring agent for platforms that monitor the individual error conditions from each processor. This enable function can be used so that false error conditions are not passed to the monitoring agent when the system is unexpectedly powered down. This unexpected power-down could be from a power supply overload, a CPU thermal trip, or some other event of which the monitoring agent is unaware.

A typical implementation would be to connect each enable line to the system power good signal or the individual enables to the VRD power good for each processor.

Typically Xeon processors specify a VTT of 1.1 V to 1.2 V, as well as a nominal Vref of 0.73 V to 0.76 V. To allow for future voltage level changes that may extend Vref to 0.63 of VTTminimum of 0.693 V with VTT of 1.1 V the GTL2008 allows a minimum Vref of 0.66 V. Characterization results show that there is little DC or AC performance variation between these Vref levels.

MoreLess

## Features

* Operates as a GTL to LVTTL sampling receiver or LVTTL to GTL driver

* Operates at GTL-/GTL/GTL+ signal levels

* EN1 and EN2 disable error output

* All LVTTL and GTL outputs are put in a high-impedance state when EN1 and EN2 are LOW

* 3.0 V to 3.6 V operation

* LVTTL I/O not 5 V tolerant

* Series termination on the LVTTL outputs of 30 O

* ESD protection exceeds 2000 V HBM per JESD22-A114, 150 V MM per JESD22-A115, and 1000 V CDM per JESD22-C101

* Latch-up testing is done to JEDEC Standard JESD78 Class II, Level A which exceeds 500 mA

* Package offered: TSSOP28

## Features

GTL2008PW,112 PDF数据文档
图片 型号 厂商 下载
GTL2008PW,112 NXP 恩智浦
GTL2003PW,112 NXP 恩智浦
GTL2002D,112 NXP 恩智浦
GTL2010PW,112 NXP 恩智浦
GTL2018PW,118 NXP 恩智浦
GTL2018PW/Q900,118 NXP 恩智浦
GTL2010PW,118 NXP 恩智浦
GTL2034PW,112 NXP 恩智浦
GTL2034PW,118 NXP 恩智浦
GTL2014PW,118 NXP 恩智浦
GTL2014PW,112 NXP 恩智浦