锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

SN54LVTH373

具有三态输出的 3.3V ABT 八路透明 D 类锁存器

These octal latches are designed specifically for low-voltage 3.3-V VCC operation, but with the capability to provide a TTL interface to a 5-V system environment.

While the latch-enable LE input is high, the Q outputs follow the data D inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.

A buffered output-enable OE\ input can be used to place the eight outputs in either a normal logic state high or low logic levels or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

.
Support Mixed-Mode Signal Operation 5-V Input and Output Voltages With 3.3-V VCC
.
Typical VOLP Output Ground Bounce

   <0.8 V at VCC = 3.3 V, TA = 25°C

.
Support Unregulated Battery Operation Down to 2.7 V
.
Ioff and Power-Up 3-State Support Hot Insertion
.
Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
.
Latch-Up Performance Exceeds 500 mA Per JESD 17
.
ESD Protection Exceeds JESD 22
.
2000-V Human-Body Model A114-A
.
200-V Machine Model A115-A

SN54LVTH373 PDF数据文档
图片 型号 厂商 下载
SN54LVTH373 TI 德州仪器
SN54LS181J TI 德州仪器
SN54S181J TI 德州仪器
SN54S182J TI 德州仪器
SN54LS245J TI 德州仪器
SN54LS164J TI 德州仪器
SN54LS165AJ TI 德州仪器
SN54LS193J TI 德州仪器
SN54LS393J TI 德州仪器
SN54LS669J TI 德州仪器
SN54HC393J TI 德州仪器