锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

SN74ALVCH162601GR

18位通用总线收发器,具有三态输出 18-BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS

This 18-bit universal bus transceiver is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH162601 combines D-type latches and D-type flip-flops to allow data flow in transparent, latched, clocked, and clock-enabled modes.

Data flow in each direction is controlled by output-enable OEAB\ and OEBA\\\\, latch-enable LEAB and LEBA, and clock CLKAB and CLKBA inputs. The clock can be controlled by the clock-enable CLKENAB\ and CLKENBA\\\\ inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. When OEAB\ is low, the outputs are active. When OEAB\ is high, the outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B, but uses OEBA\, LEBA, CLKBA, and CLKENBA\\\\.

The B-port outputs include equivalent 26- series resistors to reduce overshoot and undershoot.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH162601 is characterized for operation from –0°C to 85°C.

SN74ALVCH162601GR PDF数据文档
图片 型号 厂商 下载
SN74ALVCH162601GR TI 德州仪器
SN74CB3T3383DW TI 德州仪器
SN74CBT16212ADLRG4 TI 德州仪器
SN74CB3T3383DWR TI 德州仪器
SN74CBTLV3383PW TI 德州仪器
SN74CBT16212AZQLR TI 德州仪器
SN74CBT3383DBQR TI 德州仪器
SN74CB3T3383PW TI 德州仪器
SN74CBTLV3383PWE4 TI 德州仪器
SN74CBT3383DBR TI 德州仪器
SN74CB3T3383PWR TI 德州仪器