锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

CVMEH22501AIDGGREP

CVMEH22501AIDGGREP

TI(德州仪器) 电子元器件分类

增强型产品 8 位通用总线收发器和 2 个 1 位总线收发器 48-TSSOP -40 to 85

The SN74VMEH22501A-EP 8-bit universal bus transceiver has two integral 1-bit three-wire bus transceivers and is designed for 3.3-V VCC operation with 5-V tolerant inputs. The UBT transceiver allows transparent, latched, and flip-flop modes of data transfer, and the separate LVTTL input and outputs on the bus transceivers provide a feedback path for control and diagnostics monitoring. This device provides a high-speed interface between cards operating at LVTTL logic levels and VME64, VME64x, or VME3202 backplane topologies.

The SN74VMEH22501A-EP device is pin-for-pin compatible to the SN74VMEH22501 device SCES357, but operates at a wider operating temperature range.

High-speed backplane operation is a direct result of the improved OEC circuitry and high drive that has been designed and tested into the VME64x backplane model. The B-port I/Os are optimized for driving large capacitive loads and include pseudo-ETL input thresholds ½ VCC ±50 mV for increased noise immunity. These specifications support the 2eVME protocols in VME64x ANSI/VITA 1.1 and 2eSST protocols in VITA 1.5.

With proper design of a 21-slot VME system, a designer can achieve 320-MB transfer rates on linear backplanes and, possibly, 1-GB transfer rates on the VME320 backplane.

All inputs and outputs are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs.

Active bus-hold circuitry holds unused or undriven 3A-port inputs at a valid logic state. Bus-hold circuitry is not provided on 1A or 2A inputs, any B-port input, or any control input. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

This device is fully specified for live-insertion applications using Ioff, power-up 3-state, and BIAS VCC. The Ioff circuitry prevents damaging current to backflow through the device when it is powered off/on. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS VCC circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability.

When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, output-enable OE and OEBY inputs should be tied to VCC through a pullup resistor and output-enable OEAB inputs should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the drive capability of the device connected to this input.

CVMEH22501AIDGGREP中文资料参数规格
技术参数

电源电压DC 3.15V ~ 3.45V

输出接口数 10

输出电流 64.0 mA

电路数 1

位数 8

传送延迟时间 14.5 ns

电压波节 3.30 V

输出电流驱动 -1.00 mA

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 3.15V ~ 3.45V

电源电压Max 3.45 V

电源电压Min 3.15 V

封装参数

安装方式 Surface Mount

引脚数 48

封装 TSSOP-48

外形尺寸

长度 12.5 mm

宽度 6.1 mm

高度 1.15 mm

封装 TSSOP-48

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

CVMEH22501AIDGGREP引脚图与封装图
CVMEH22501AIDGGREP引脚图

CVMEH22501AIDGGREP引脚图

CVMEH22501AIDGGREP封装焊盘图

CVMEH22501AIDGGREP封装焊盘图

在线购买CVMEH22501AIDGGREP
型号 制造商 描述 购买
CVMEH22501AIDGGREP TI 德州仪器 增强型产品 8 位通用总线收发器和 2 个 1 位总线收发器 48-TSSOP -40 to 85 搜索库存
替代型号CVMEH22501AIDGGREP
图片 型号/品牌/封装 代替类型 描述 替代型号对比

型号: CVMEH22501AIDGGREP

品牌: TI 德州仪器

封装: TSSOP-48 8Bit 3.15V to 3.45V 48Pin

当前型号

增强型产品 8 位通用总线收发器和 2 个 1 位总线收发器 48-TSSOP -40 to 85

当前型号

型号: 74VMEH22501DGGRE4

品牌: 德州仪器

封装: TSSOP-48 10Bit 3.15V to 3.45V 48Pin

类似代替

8位通用总线收发器和具备SPLIT LVTTL端口,反馈路径中的两个1位总线收发器和三态输出 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS

CVMEH22501AIDGGREP和74VMEH22501DGGRE4的区别

型号: 74VMEH22501DGGRG4

品牌: 德州仪器

封装: TSSOP 3.15V to 3.45V 48Pin

类似代替

8位通用总线收发器和具备SPLIT LVTTL端口,反馈路径中的两个1位总线收发器和三态输出 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS

CVMEH22501AIDGGREP和74VMEH22501DGGRG4的区别