锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

CDCVF2509APW

CDCVF2509APW

TI(德州仪器) 主动器件

3.3 -V锁相环时钟掉电模式驱动程序 3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH POWER DOWN MODE

The CDCVF2509A is a high-performance, low-skew, low-jitter, phase-lock loop PLL clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback FBOUT output to the clock CLK input signal. It is specifically designed for use with synchronous DRAMs. The CDCVF2509A operates at a 3.3-V VCC. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled or disabled separately via the control 1G and 2G inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state. The device automatically goes into power-down mode when no input signal < 1 MHz is applied to CLK; the outputs go into a low state.

Unlike many products containing PLLs, the CDCVF2509A does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

For application information, see application reports
.
*High Speed Distribution Design Techniques for CDC509/516/2509/2510/2516** SLMA003 and **Using CDC2509A/2510A PLL with Spread Spectrum Clocking SSC** SCAA039.

The CDCVF2509A is characterized for operation from 0°C to 85°C.

Because it is based on PLL circuitry, the CDCVF2509A requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback signals. The PLL can be bypassed by strapping AVCC to ground to use as a simple clock buffer.

CDCVF2509APW中文资料参数规格
技术参数

电源电压DC 3.30 V

输出接口数 9

电路数 1

耗散功率 0.7 W

输出电流驱动 12.0 mA

工作温度Max 85 ℃

工作温度Min 0 ℃

耗散功率Max 700 mW

电源电压 3V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 3 V

封装参数

安装方式 Surface Mount

引脚数 24

封装 TSSOP-24

外形尺寸

长度 7.8 mm

宽度 4.4 mm

高度 1.15 mm

封装 TSSOP-24

物理参数

工作温度 0℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tube

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

CDCVF2509APW引脚图与封装图
CDCVF2509APW引脚图

CDCVF2509APW引脚图

CDCVF2509APW封装图

CDCVF2509APW封装图

CDCVF2509APW封装焊盘图

CDCVF2509APW封装焊盘图

在线购买CDCVF2509APW
型号 制造商 描述 购买
CDCVF2509APW TI 德州仪器 3.3 -V锁相环时钟掉电模式驱动程序 3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH POWER DOWN MODE 搜索库存
替代型号CDCVF2509APW
图片 型号/品牌/封装 代替类型 描述 替代型号对比

型号: CDCVF2509APW

品牌: TI 德州仪器

封装: 24TSSOP 3.3V 24Pin

当前型号

3.3 -V锁相环时钟掉电模式驱动程序 3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH POWER DOWN MODE

当前型号

型号: CDCVF2509PWR

品牌: 德州仪器

封装: TSSOP 175MHz 3.3V 24Pin

完全替代

3.3 -V锁相环时钟驱动器 3.3-V PHASE-LOCK LOOP CLOCK DRIVER

CDCVF2509APW和CDCVF2509PWR的区别

型号: CDCVF2509APWR

品牌: 德州仪器

封装: TSSOP 3.3V 24Pin

完全替代

3.3 -V锁相环时钟掉电模式驱动程序 3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH POWER DOWN MODE

CDCVF2509APW和CDCVF2509APWR的区别