锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

CDC586PAH

CDC586PAH

TI(德州仪器) 电子元器件分类

3.3 V相位锁相环时钟三态输出驱动器 3.3-V PHASE-LOCK-LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS

The CDC586 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop PLL to precisely align, in both frequency and phase, the clock output signals to the clock input CLKIN signal. It is specifically designed for use with popular microprocessors operating at speeds from 50 MHz to 100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. The CDC586 operates at 3.3-V VCC and is designed to drive a properly terminated 50- transmission line.

The feedback input FBIN is used to synchronize the output clocks in frequency and phase to CLKIN. One of the twelve output clocks must be fed back to FBIN for the PLL to maintain synchronization between the CLKIN input and the outputs. The output used as the feedback pin is synchronized to the same frequency as the CLKIN input.

The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. Select inputs SEL1, SEL0 configure up to nine Y outputs, in banks of three, to operate at one-half or double the CLKIN frequency, depending on which pin is fed back to FBIN see Tables 1 and 2. All output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLKIN.

Output-enable OE\\\\ is provided for output control. When OE\ is high, the outputs are in the high-impedance state. When OE\ is low, the outputs are active. TEST is used for factory testing of the device and can be used to bypass the PLL. TEST should be strapped to GND for normal operation.

Unlike many products containing PLLs, the CDC586 does not require external RC networks. The loop filter for the PLL is included on chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC586 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN, as well as following any changes to the PLL reference or feedback signals. Such changes occur upon change of the select inputs, upon enabling of the PLL via TEST, and upon enable of all outputs via OE\\\\.

The CDC586 is characterized for operation from 0°C to 70°C.

CDC586PAH中文资料参数规格
技术参数

频率 100 MHz

电源电压DC 3.30 V

输出接口数 12

供电电流 1 mA

电路数 1

耗散功率 1.2 W

输出电流驱动 32.0 mA

占空比 60% Max

工作温度Max 70 ℃

工作温度Min 0 ℃

耗散功率Max 1200 mW

电源电压 3V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 3 V

封装参数

安装方式 Surface Mount

引脚数 52

封装 TQFP-52

外形尺寸

封装 TQFP-52

物理参数

工作温度 0℃ ~ 70℃

其他

产品生命周期 Active

包装方式 Tray

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

CDC586PAH引脚图与封装图
CDC586PAH引脚图

CDC586PAH引脚图

CDC586PAH封装焊盘图

CDC586PAH封装焊盘图

在线购买CDC586PAH
型号 制造商 描述 购买
CDC586PAH TI 德州仪器 3.3 V相位锁相环时钟三态输出驱动器 3.3-V PHASE-LOCK-LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS 搜索库存
替代型号CDC586PAH
图片 型号/品牌/封装 代替类型 描述 替代型号对比

型号: CDC586PAH

品牌: TI 德州仪器

封装: TQFP 100MHz 3.3V 52Pin

当前型号

3.3 V相位锁相环时钟三态输出驱动器 3.3-V PHASE-LOCK-LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS

当前型号

型号: CDC586PAHG4

品牌: 德州仪器

封装: 52-TQFP 100MHz 3.3V 52Pin

完全替代

时钟驱动器及分配 3.3V PLL Clock Drvr

CDC586PAH和CDC586PAHG4的区别

型号: CDC586PAHR

品牌: 德州仪器

封装: TQFP-52 100MHz 3.3V 52Pin

类似代替

PLL Clock Driver Single 25MHz to 100MHz 52Pin TQFP T/R

CDC586PAH和CDC586PAHR的区别

型号: CDC586PAHRG4

品牌: 德州仪器

封装: 52-TQFP 100MHz 3.3V 52Pin

类似代替

时钟驱动器及分配 3.3V PLL Clock Drvr

CDC586PAH和CDC586PAHRG4的区别