锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

74LVC16373ADGG,112

74LVC16373ADGG,112

数据手册.pdf
NXP 恩智浦 主动器件

NXP  74LVC16373ADGG,112  芯片, 锁存器, D型, 透明, 三态, TSSOP-48

The 74LVC16373ADGG is a 16-bit transparent D Latch features separate D-type inputs for bus-oriented applications. One LE input and one OE\ are provided for each octal. Inputs can be driven from either 3.3 or 5V devices. When disabled, up to 5.5V can be applied to the outputs. These features allow the use of this device in mixed 3.3 and 5V applications. The device consists of two sections of eight D-type transparent latches with 3-state true outputs. When LE is high, data at the Dn inputs enter the latches. In this condition, the latches are transparent, that is, the latch outputs change each time its corresponding D-input changes. The latches store the information that was present at the D-inputs one set-up time tsu preceding the high-to-low transition of LE. When OE\ is low, the contents of the eight latches are available at the outputs. When OE\ is high, the outputs go to the high impedance OFF-state.

.
CMOS low power consumption
.
Multibyte flow-through standard pinout architecture
.
Multiple low inductance supply pins for minimum noise and ground bounce
.
Direct interface with TTL levels
74LVC16373ADGG,112中文资料参数规格
技术参数

电源电压DC 1.65V min

输出接口数 16

输出电流 50 mA

电路数 2

通道数 16

针脚数 48

位数 16

输入数 16

工作温度Max 125 ℃

工作温度Min -40 ℃

电源电压 2.7V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 1.65 V

封装参数

安装方式 Surface Mount

引脚数 48

封装 TSSOP-48

外形尺寸

宽度 6.2 mm

高度 1.05 mm

封装 TSSOP-48

物理参数

工作温度 -40℃ ~ 125℃

其他

产品生命周期 Active

包装方式 Cut Tape CT

制造应用 Communications & Networking, Computers & Computer Peripherals

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC标准 No SVHC

REACH SVHC版本 2015/12/17

74LVC16373ADGG,112引脚图与封装图
暂无图片
在线购买74LVC16373ADGG,112
型号 制造商 描述 购买
74LVC16373ADGG,112 NXP 恩智浦 NXP  74LVC16373ADGG,112  芯片, 锁存器, D型, 透明, 三态, TSSOP-48 搜索库存