锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

MC100LVEL38DWR2G

MC100LVEL38DWR2G

数据手册.pdf
ON Semiconductor(安森美) 电子元器件分类

MC100LVEL38 系列 1 GHz 3.8 V ECL 2 4/6分频 时钟发生芯片 - SOIC-20

The MC100LVEL38 is a low skew w 2, w 4/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended input signal. The common enable EN is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input. The Phase_Out output will go HIGH for one clock cycle whenever the w 2 and the w 4/6 outputs are both transitioning from a LOW to a HIGH. This output allows for clock synchronization within the system. Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple LVEL38s, the master reset MR input must be asserted to ensure synchronization. For systems which only use one LVEL38, the MR pin need not be exercised as the internal divider design ensures synchronization between the w 2 and the w 4/6 outputs of a single device. pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V as a switching reference voltage. V may also rebias AC coupled inputs. When used, decouple V via a 0.01 5F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V

Features

---

 |

.
50 ps Maximum Output-to-Output Skew
.
Synchronous Enable/Disable
.
Master Reset for Synchronization
.
ESD Protection: >2 KV HBM
.
The 100 Series Contains Temperature Compensation
.
PECL Mode Operating Range: VCC = 3.0 V to 3.8 V

with VEE = 0 V

.
NECL Mode Operating Range: VCC = 0 V

with VEE = -3.0 V to -3.8 V

.
Internal Input Pulldown Resistors
.
Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
.
Flammability Rating: UL-94 code V-0 @ 1/8",

Oxygen Index 28 to 34

.
Transistor Count = 388 devices
.
Pb-Free Packages are Available
MC100LVEL38DWR2G中文资料参数规格
技术参数

无卤素状态 Halogen Free

电路数 1

工作温度Max 85 ℃

工作温度Min 40 ℃

电源电压 3V ~ 3.8V

封装参数

安装方式 Surface Mount

引脚数 20

封装 SOIC-20

外形尺寸

封装 SOIC-20

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

MC100LVEL38DWR2G引脚图与封装图
MC100LVEL38DWR2G引脚图

MC100LVEL38DWR2G引脚图

MC100LVEL38DWR2G封装图

MC100LVEL38DWR2G封装图

MC100LVEL38DWR2G封装焊盘图

MC100LVEL38DWR2G封装焊盘图

在线购买MC100LVEL38DWR2G
型号 制造商 描述 购买
MC100LVEL38DWR2G ON Semiconductor 安森美 MC100LVEL38 系列 1 GHz 3.8 V ECL 2 4/6分频 时钟发生芯片 - SOIC-20 搜索库存
替代型号MC100LVEL38DWR2G
图片 型号/品牌/封装 代替类型 描述 替代型号对比

型号: MC100LVEL38DWR2G

品牌: ON Semiconductor 安森美

封装: SOIC-W 20Pin

当前型号

MC100LVEL38 系列 1 GHz 3.8 V ECL 2 4/6分频 时钟发生芯片 - SOIC-20

当前型号

型号: MC100LVEL38DW

品牌: 安森美

封装: SOIC 3.3V 20Pin

完全替代

ECL 3.3V ±2 , ± 4/6时钟发生器芯片 3.3V ECL ±2, ±4/6 Clock Generation Chip

MC100LVEL38DWR2G和MC100LVEL38DW的区别

型号: SY100EL38LZC

品牌: 迈瑞

封装: SOIC 20Pin

类似代替

5V/3.3V ±2, ±4/6 CLOCK GENERATION CHIP

MC100LVEL38DWR2G和SY100EL38LZC的区别