锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

ISPLSI2032-80LT48

数据手册.pdf
Lattice Semiconductor 莱迪思 主动器件

In-System Programmable High Density PLD

Description

The ispLSI 2032 and 2032A are High Density Programmable Logic Devices. The devices contain 32 Registers, 32 Universal I/O pins, two Dedicated Input Pins, three Dedicated Clock Input Pins, one dedicated Global OE input pin and a Global Routing Pool GRP. The GRP provides complete interconnectivity between all of these elements. The ispLSI 2032 and 2032A feature 5V in system programmability and in-system diagnostic capabilities. The ispLSI 2032 and 2032A offer nonvolatile reprogrammability of the logic, as well as the interconnect to provide truly reconfigurable systems.

Features

• ENHANCEMENTS

   — ispLSI 2032A is Fully Form and Function Compat to the ispLSI 2032, with Identical Timing Specifcations and Packaging

   — ispLSI 2032A is Built on an Advanced 0.35 Micron E2CMOS® Technology

• HIGH DENSITY PROGRAMMABLE LOGIC

   — 1000 PLD Gates

   — 32 I/O Pins, Two Dedicated Inputs

   — 32 Registers

   — High Speed Global Interconnect

   — Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

   — Small Logic Block Size for Random Logic

• HIGH PERFORMANCE E2CMOS® TECHNOLOGY

   — fmax = 180 MHz Maximum Operating Frequency

   — tpd = 5.0 ns Propagation Delay

   — TTL Compatible Inputs and Outputs

   — Electrically Erasable and Reprogrammable

   — Non-Volatile

   — 100% Tested at Time of Manufacture

   — Unused Product Term Shutdown Saves Power

• IN-SYSTEM PROGRAMMABLE

   — In-System Programmable ISP™ 5V Only

   — Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality

   — Reprogram Soldered Devices for Faster Prototyp

• OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBIL OF FIELD PROGRAMMABLE GATE ARRAYS

   — Complete Programmable Device Can Combine G Logic and Structured Designs

   — Enhanced Pin Locking Capability

   — Three Dedicated Clock Input Pins

   — Synchronous and Asynchronous Clocks

   — Programmable Output Slew Rate Control to Minimize Switching Noise

   — Flexible Pin Placement

   — Optimized Global Routing Pool Provides Global Interconnectivity

ISPLSI2032-80LT48中文资料参数规格
封装参数

封装 FQFP

外形尺寸

封装 FQFP

其他

产品生命周期 Obsolete

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

ISPLSI2032-80LT48引脚图与封装图
暂无图片
在线购买ISPLSI2032-80LT48
型号 制造商 描述 购买
ISPLSI2032-80LT48 Lattice Semiconductor 莱迪思 In-System Programmable High Density PLD 搜索库存
替代型号ISPLSI2032-80LT48
图片 型号/品牌/封装 代替类型 描述 替代型号对比

型号: ISPLSI2032-80LT48

品牌: Lattice Semiconductor 莱迪思

封装:

当前型号

In-System Programmable High Density PLD

当前型号

型号: M4A5-32/32-10VNC48

品牌: 莱迪思

封装: TQFP

功能相似

M4A5 系列 32 宏单元 32 I/O 5 V 10 ns CPLD - TQFP-48

ISPLSI2032-80LT48和M4A5-32/32-10VNC48的区别

型号: M4A5-32/32-5VNC48

品牌: 莱迪思

封装: TQFP

功能相似

CPLD - 复杂可编程逻辑器件 HI PERF E2CMOS PLD

ISPLSI2032-80LT48和M4A5-32/32-5VNC48的区别

型号: M4A5-32/32-12VNI48

品牌: 莱迪思

封装: TQFP

功能相似

CPLD ispMACH 4A Family 1.25K Gates 32 Macro Cells 66.7MHz/95MHz 5V 48Pin TQFP Tray

ISPLSI2032-80LT48和M4A5-32/32-12VNI48的区别