IS42S16320B-7TLI
数据手册.pdfINTEGRATED SILICON SOLUTION ISSI IS42S16320B-7TLI 存储芯片, SDRAM, IND, 32M X 16, 3V, 54TSOP2
The is a 512Mb Synchronous DRAM achieves high-speed data transfer using pipeline architecture. All inputs and outputs signals refer to the rising edge of the clock input. The 512Mb SDRAM is organized as 8M x16x4 banks, 54-pin TSOPII and 54-ball W-BGA. The 512Mb SDRAM is a high speed CMOS, dynamic random-access memory designed to operate in 3.3V Vdd and 3.3V Vddq memory systems containing 536,870,912 bits. Internally configured as a quad-bank DRAM with a synchronous interface. Each 134,217,728-bit bank is organized as 8,192 rows by 1024 columns by 16 bits. Each of the x8"s 134,217,728-bit banks is organized as 8,192 rows by 2048 columns by 8 bits. The 512Mb SDRAM includes an AUTO REFRESH MODE and a power-saving, power-down mode. All signals are registered on the positive edge of the clock signal, CLK. All inputs and outputs are LVTTL compatible.
- .
- 143MHz Clock frequency
- .
- 7ns Speed
- .
- Fully synchronous, all signals referenced to a positive clock edge
- .
- Internal bank for hiding row access/precharge
- .
- 3.3V Vdd, 3.3V Vddq Single power supply
- .
- LVTTL interface
- .
- Programmable burst length - 1, 2, 4, 8, full page
- .
- Sequential/Interleave programmable burst sequence
- .
- Auto refresh CBR
- .
- Self refresh
- .
- 8K Refresh cycles every 16ms A2 grade or 64ms commercial, industrial, A1 grade
- .
- Random column address every clock cycle
- .
- Programmable CAS latency - 2, 3 clocks
- .
- Burst read/write and burst read/single write operations capability
- .
- Burst termination by burst stop and precharge command