锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

EPM7128SQC100-15F

EPM7128SQC100-15F

数据手册.pdf
Altera 阿尔特拉 主动器件

CPLD MAX 7000S Family 2.5K Gates 128 Macro Cells 76.9MHz 5V 100Pin PQFP

Description

The MAX 7000 family of high-density, high-performance PLDs is based on ’s second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000 family provides 600 to 5,000 usable gates, ISP,pin-to-pin delays as fast as 5 ns, and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6, -7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in -5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest Group PCI SIG PCI Local Bus Specification, Revision 2.2. See Table 3 for available speed grades.

Features

■ High-performance, EEPROM-based programmable logic devices PLDs based on second-generation MAX®architecture

■ 5.0-V in-system programmabilityISP through the built-in IEEE Std. 1149.1 Joint Test Action Group JTAG interface available in MAX 7000S devices

– ISP circuitry compatible with IEEE Std. 1532

■ Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S devices

■ Built-in JTAG boundary-scan test BST circuitry in MAX7000S devices with 128 or more macrocells

■ Complete EPLD family with logic densities ranging from 600 to 5,000 usable gates see Tables 1and 2

■ 5-ns pin-to-pin logic delays with up to 175.4-MHz counter frequencies including interconnect

■ PCI-compliant devices available

EPM7128SQC100-15F中文资料参数规格
技术参数

电源电压DC 5.00 V

I/O引脚数 84

工作温度Max 70 ℃

工作温度Min 0 ℃

电源电压 5 V

电源电压Max 3.6 V

电源电压Min 3 V

封装参数

安装方式 Surface Mount

引脚数 100

封装 PQFP-100

外形尺寸

高度 2.7 mm

封装 PQFP-100

物理参数

工作温度 0℃ ~ 70℃ TA

其他

包装方式 Tray

符合标准

RoHS标准 Non-Compliant

含铅标准 Contains Lead

EPM7128SQC100-15F引脚图与封装图
暂无图片
在线购买EPM7128SQC100-15F
型号 制造商 描述 购买
EPM7128SQC100-15F Altera 阿尔特拉 CPLD MAX 7000S Family 2.5K Gates 128 Macro Cells 76.9MHz 5V 100Pin PQFP 搜索库存