锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

74LVC1G74DP,125

74LVC1G74DP,125

数据手册.pdf
NXP 恩智浦 主动器件

NXP  74LVC1G74DP,125  触发器, 互补输出, 正沿, D, 280 MHz, 50 mA, TSSOP, 8 引脚

The 74LVC1G74DP is a single positive-edge triggered D-type Flip-flop with individual data D inputs, clock inputs, set SD\\ and reset RD\\ inputs and complementary Q and Q outputs. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing damaging backflow current through the device when it is powered down. The set and reset are asynchronous active low inputs and operate independently of the clock input. Information on the data input is transferred to the Q output on the low-to-high transition of the clock pulse. The D inputs must be stable one set-up time prior to the low-to-high clock transition for predictable operation. Schmitt trigger action at all inputs makes the circuit highly tolerant of slower input rise and fall times.

.
High noise immunity
.
CMOS low power consumption
.
Latch-up performance exceeds 250mA
.
Direct interface with TTL levels
.
±24mA Output drive current
74LVC1G74DP,125中文资料参数规格
技术参数

频率 280 MHz

电源电压DC 1.65V min

输出接口数 1

输出电流 50 mA

针脚数 8

时钟频率 200 MHz

位数 1

输入电容 4 pF

输入数 1

工作温度Max 125 ℃

工作温度Min -40 ℃

电源电压 1.65V ~ 5.5V

电源电压Max 5.5 V

电源电压Min 1.65 V

封装参数

安装方式 Surface Mount

引脚数 8

封装 TSSOP-8

外形尺寸

长度 3.1 mm

宽度 3.1 mm

高度 0.95 mm

封装 TSSOP-8

物理参数

工作温度 -40℃ ~ 125℃ TA

其他

产品生命周期 Active

包装方式 Cut Tape CT

制造应用 Computers & Computer Peripherals, Communications & Networking

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC标准 No SVHC

REACH SVHC版本 2015/12/17

74LVC1G74DP,125引脚图与封装图
暂无图片
在线购买74LVC1G74DP,125
型号 制造商 描述 购买
74LVC1G74DP,125 NXP 恩智浦 NXP  74LVC1G74DP,125  触发器, 互补输出, 正沿, D, 280 MHz, 50 mA, TSSOP, 8 引脚 搜索库存