锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

74HCT109N
NXP 恩智浦 主动器件

NXP  74HCT109N  触发器, 设置和复位, 互补输出, 正沿, JK, 20 ns, 61 MHz, 4 mA, DIP, 16 引脚

The is a positive-edge trigger Dual J K\ Flip-flop with set and reset. This high-speed Si-gate CMOS device is pin compatible with low power Schottky TTL LSTTL. It is specified in compliance with JEDEC standard no. 7A. The dual positive-edge triggered J K\ flip-flops with individual J, K\ inputs, clock CP inputs, set SD\\ and reset RD\\ inputs, also complementary Q and Q\ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K\ inputs control the state changes of the flip-flops as described in the mode select function table. The J and K\ inputs must be stable one set-up time prior to the low-to-high clock transition for predictable operation. The J K\ design allows operation as a D-type flip-flop by tying the J and K\ inputs together. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

.
J, K\ Inputs for easy D-type flip-flop
.
Toggle flip-flop
.
Standard output capability
.
ICC Category
74HCT109N中文资料参数规格
技术参数

频率 61 MHz

电源电压DC 4.50V min

输出电流 4 mA

针脚数 16

位数 2

极性 Non-Inverting, Inverting

逻辑门个数 2

工作温度Max 125 ℃

工作温度Min -40 ℃

电源电压 4.5V ~ 5.5V

电源电压Max 5.5 V

电源电压Min 4.5 V

封装参数

安装方式 Through Hole

引脚数 16

封装 DIP

外形尺寸

长度 19.5 mm

宽度 6.48 mm

高度 3.2 mm

封装 DIP

物理参数

工作温度 -40℃ ~ 125℃

其他

产品生命周期 Unknown

包装方式 Each

制造应用 Computers & Computer Peripherals, Consumer Electronics, Industrial

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC标准 No SVHC

REACH SVHC版本 2015/12/17

74HCT109N引脚图与封装图
暂无图片
在线购买74HCT109N
型号 制造商 描述 购买
74HCT109N NXP 恩智浦 NXP  74HCT109N  触发器, 设置和复位, 互补输出, 正沿, JK, 20 ns, 61 MHz, 4 mA, DIP, 16 引脚 搜索库存