锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

74LVC841APW,112

74LVC841APW,112

数据手册.pdf
NXP 恩智浦 主动器件

NXP  74LVC841APW,112  芯片, 锁存器, D型, 透明, 三态, TSSOP-24

The 74LVC841APW is a 10-bit transparent D Latch with 5V tolerant inputs/outputs. It features separate D-type inputs for each latch and 3-state outputs for bus applications. A latch enable pin LE input and an output enable pin OE\\ input are common to all internal latches. The device consists of ten transparent latches with 3-state true outputs. When pin LE is high, data at the Dn inputs enters the latches. In this condition, the latches are transparent, that is, a latch output changes each time its corresponding D-input changes. When pin LE is low, the latches store the information that was present at the D-inputs a set-up time preceding the high to low transition of pin LE. When pin OE\ is low, the contents of the ten latches are available at the outputs. When pin OE\ is high, the outputs go to the high-impedance OFF-state. Operation of the pin OE\ input does not affect the state of the latches. Inputs can be driven from either 3.3 or 5V devices.

.
CMOS low power consumption
.
Direct interface with TTL levels
.
Flow-through pinout architecture
74LVC841APW,112中文资料参数规格
技术参数

电源电压DC 1.65V min

输出电流 50 mA

针脚数 24

位数 10

工作温度Max 125 ℃

工作温度Min -40 ℃

电源电压 2.7V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 1.65 V

封装参数

安装方式 Surface Mount

引脚数 24

封装 TSSOP-24

外形尺寸

封装 TSSOP-24

物理参数

工作温度 -40℃ ~ 125℃

其他

产品生命周期 Active

包装方式 Cut Tape CT

制造应用 Computers & Computer Peripherals, Communications & Networking

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC标准 No SVHC

REACH SVHC版本 2015/12/17

74LVC841APW,112引脚图与封装图
暂无图片
在线购买74LVC841APW,112
型号 制造商 描述 购买
74LVC841APW,112 NXP 恩智浦 NXP  74LVC841APW,112  芯片, 锁存器, D型, 透明, 三态, TSSOP-24 搜索库存