锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

AD9572ACPZPEC-R7

AD9572ACPZPEC-R7

数据手册.pdf
ADI(亚德诺) 主动器件

光纤通道/以太网时钟发生器IC , PLL内核,分频器, 7时钟输出 Fiber Channel/Ethernet Clock Generator IC, PLL Core, Dividers, 7 Clock Outputs

Product Details

The AD9572 provides a multioutput clock generator function along with two on-chip PLL cores, optimized for fiber channel line card applications that include an Ethernet interface. The integer-N PLL design is based on the Analog Devices, Inc., proven portfolio of high performance, low jitter frequencysynthesizers to maximize network performance. Other applications with demanding phase noise and jitter requirements also benefit from this part.

The PLL section consists of a low noise phase frequency detector PFD, a precision charge pump CP, a low phase noise voltage controlled oscillator VCO, and a preprogrammed feedback divider and output divider. By connecting an external crystal or reference clock to the REFCLK pin, frequencies up to 156.25 MHz can be locked to the input reference. Each output divider and feedback divider ratio is preprogrammed for the required output rates.

A second PLL also operates as an integer-N synthesizer and drives two LVPECL or LVDS output buffers for 106.25 MHz operation. No external loop filter components are required, thus conserving valuable design time and board space.

The AD9572 is available in a 40-lead, 6 mm × 6 mm lead frame chip scale package LFCSP and can be operated from a single 3.3 V supply. The temperature range is −40°C to +85°C.

**APPLICATIONS**

* Fiber channel line cards, switches, and routers

* Gigabit Ethernet/PCIe support included

* Low jitter, low phase noise clock generation

### Features and Benefits

.
Fully integrated dual VCO/PLL cores

167 fs rms jitter from 0.637 MHz to 10 MHz

at 106.25 MHz

178 fs rms jitter from 1.875 MHz to 20 MHz

at 156.25 MHz

.
418 fs rms jitter from 12 kHz to 20 MHz

at 125 MHz Input crystal or clock frequency of 25 MHz

.
Preset divide ratios for 106.25 MHz, 156.25 MHz, 33.33 MHz, 100 MHz, 125 MHz
.
Choice of LVPECL or LVDS output format
.
Integrated loop filters

|

.
Copy of reference clock output
.
Rates configured via strapping pins
.
Space saving, 6 mm × 6 mm, 40-lead LFCSP
.
0.71 W power dissipation LVDS operation
.
1.07 W power dissipation LVPECL operation
.
3.3 V operation

---|---

AD9572ACPZPEC-R7中文资料参数规格
技术参数

电路数 1

耗散功率 1305 mW

工作温度Max 85 ℃

工作温度Min -40 ℃

耗散功率Max 1305 mW

电源电压 2.97V ~ 3.63V

封装参数

安装方式 Surface Mount

引脚数 40

封装 LFCSP-40

外形尺寸

高度 0.73 mm

封装 LFCSP-40

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tape & Reel TR

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

海关信息

ECCN代码 EAR99

AD9572ACPZPEC-R7引脚图与封装图
AD9572ACPZPEC-R7引脚图

AD9572ACPZPEC-R7引脚图

AD9572ACPZPEC-R7封装图

AD9572ACPZPEC-R7封装图

AD9572ACPZPEC-R7电路图

AD9572ACPZPEC-R7电路图

AD9572ACPZPEC-R7封装焊盘图

AD9572ACPZPEC-R7封装焊盘图

在线购买AD9572ACPZPEC-R7
型号 制造商 描述 购买
AD9572ACPZPEC-R7 ADI 亚德诺 光纤通道/以太网时钟发生器IC , PLL内核,分频器, 7时钟输出 Fiber Channel/Ethernet Clock Generator IC, PLL Core, Dividers, 7 Clock Outputs 搜索库存
替代型号AD9572ACPZPEC-R7
图片 型号/品牌/封装 代替类型 描述 替代型号对比

型号: AD9572ACPZPEC-R7

品牌: ADI 亚德诺

封装: LFCSP-40 40Pin

当前型号

光纤通道/以太网时钟发生器IC , PLL内核,分频器, 7时钟输出 Fiber Channel/Ethernet Clock Generator IC, PLL Core, Dividers, 7 Clock Outputs

当前型号

型号: AD9572ACPZLVD-R7

品牌: 亚德诺

封装: LFCSP-40 40Pin

完全替代

光纤通道/以太网时钟发生器IC , PLL内核,分频器, 7时钟输出 Fiber Channel/Ethernet Clock Generator IC, PLL Core, Dividers, 7 Clock Outputs

AD9572ACPZPEC-R7和AD9572ACPZLVD-R7的区别

型号: AD9572ACPZLVD-RL

品牌: 亚德诺

封装: LFCSP-40 40Pin

完全替代

光纤通道/以太网时钟发生器IC , PLL内核,分频器, 7时钟输出 Fiber Channel/Ethernet Clock Generator IC, PLL Core, Dividers, 7 Clock Outputs

AD9572ACPZPEC-R7和AD9572ACPZLVD-RL的区别

型号: AD9572ACPZPEC-RL

品牌: 亚德诺

封装: LFCSP 40Pin

完全替代

光纤通道/以太网时钟发生器IC , PLL内核,分频器, 7时钟输出 Fiber Channel/Ethernet Clock Generator IC, PLL Core, Dividers, 7 Clock Outputs

AD9572ACPZPEC-R7和AD9572ACPZPEC-RL的区别