锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

AD9558/PCBZ

AD9558/PCBZ

数据手册.pdf
ADI(亚德诺) 主动器件

ANALOG DEVICES AD9558/PCBZ Evaluation Board, Quad Input Multiservice Line Card Adaptive Clock Translator, AD9558

GENERAL DESCRIPTION

The AD9558 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks SONET/SDH. The AD9558 generates an output clock synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9558 continuously generates a low jitter output clock even when all reference inputs have failed.

The AD9558 operates over an industrial temperature range of −40°C to +85°C. If a smaller package is required, refer to the AD9557 for the two-input/two-output version of the same part.

FEATURES

  Supports GR-1244 Stratum 3 stability in holdover mode

  Supports smooth reference switchover with virtually no disturbance on output phase

  Supports Telcordia GR-253 jitter generation, transfer, and tolerance for SONET/SDH up to OC-192 systems

  Supports ITU-T G.8262 synchronous Ethernet slave clocks

  Supports ITU-T G.823, G.824, G.825, and G.8261

  Auto/manual holdover and reference switchover

  4 reference inputs single-ended or differential

  Input reference frequencies: 2 kHz to 1250 MHz

  Reference validation and frequency monitoring 1 ppm

  Programmable input reference switchover priority

  20-bit programmable input reference divider

  6 pairs of clock output pins with each pair configurable as a single differential LVDS/HSTL output or as 2 single-ended CMOS outputs

  Output frequencies: 352 Hz to 1250 MHz

  Programmable 17-bit integer and 24-bit fractional feedback divider in digital PLL

  Programmable digital loop filter covering loop bandwidths from 0.1 Hz to 5 kHz 2 kHz maximum for <0.1 dB of peaking

  Low noise system clock multiplier

  Frame sync support

  Adaptive clocking

  Optional crystal resonator for system clock input

  On-chip EEPROM to store multiple power-up profiles

  Pin program function for easy frequency translation configuration

  Software controlled power-down

  64-lead, 9 mm × 9 mm, LFCSP package

APPLICATIONS

  Network synchronization, including synchronous Ethernet and SDH to OTN mapping/demapping

  Cleanup of reference clock jitter

  SONET/SDH clocks up to OC-192, including FEC

  Stratum 3 holdover, jitter cleanup, and phase transient control

  Wireless base station controllers

  Cable infrastructure

  Data communications

AD9558/PCBZ中文资料参数规格
技术参数

频率 1.25 GHz

工作温度Max 85 ℃

工作温度Min -40 ℃

其他

产品生命周期 Active

包装方式 Bulk

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC标准 No SVHC

REACH SVHC版本 2015/12/17

海关信息

ECCN代码 EAR99

AD9558/PCBZ引脚图与封装图
暂无图片
在线购买AD9558/PCBZ
型号 制造商 描述 购买
AD9558/PCBZ ADI 亚德诺 ANALOG DEVICES AD9558/PCBZ Evaluation Board, Quad Input Multiservice Line Card Adaptive Clock Translator, AD9558 搜索库存