锐单电子商城 , 一站式电子元器件采购平台!
  • 电话:400-990-0325

MC100EP195FAG

MC100EP195FAG

数据手册.pdf

ON SEMICONDUCTOR  MC100EP195FAG  芯片, 逻辑芯片 - ECL, 可编程延时器

NECL/PECL input transition.The delay section consists of a programmable matrix of gates and multiplexers as shown in the data sheet logic diagram. The delay increment of the EP195 has a digitally selectable resolution of about 10 ps and a range of up to 10.2 ns. The required delay is selected by the 10 data select inputs D0:9 which are latched on chip by a high signal on the latch enable LEN control. The MC10/100EP195 is a programmable delay chip PDC designed primarily for clock deskewing and timing adjustment. It provides variable delay of a differential The approximate delay values for varying tap numbers correlating to D0 LSB through D9 MSB are shown in the data sheet.Because the EP195 is designed using a chain of multiplexers it has a fixed minimum delay of 2.2 ns. An additional pin D10 is provided for cascading multiple PDCs for increased programmable range. The cascade logic allows full control of multiple PDCs. Select input pins D0-D10 may be threshold controlled by combinations of interconnects between V pin 8 for CMOS, ECL, or TTL level signals. For CMOS input levels, leave V open. For ECL operation, short V pins 7 and 8. For TTL level operation, connect a 1.5 V supply reference to V pin. The 1.5 V reference voltage to V pin can be accomplished by placing a 1.5k Ohm or 500 Ohm resistor between V for 3.3 V or 5.0 V power supplies, respectively. pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V as a switching reference voltage. V may also rebias AC coupled inputs. When used, decouple V via a 0.01 uF capacitor and limit current sourcing or

Features

---

 |

.
Maximum Frequency > 1.2 Ghz Typical
.
Programmable Range: 2.2 ns to 12.2 ns
.
10 ps Increments
.
PECL Mode Operating Range: VCC = 3.0 V with VEE = 0 V
.
NECL Mode Operating Range: VCC = 0 V with VEE = -3.0 V
.
Open Input Default State
.
Safety Clamp on Inputs
.
A Logic High on the ENbar Pin Will Force Q to Logic Low
.
D[0:10] Can Accept Either ECL, CMOS, or TTL Inputs.
.
VBB Output Reference Voltage
.
Pb-Free Packages are Available
MC100EP195FAG中文资料参数规格
技术参数

电源电压DC 3.00V min

无卤素状态 Halogen Free

针脚数 32

工作温度Max 85 ℃

工作温度Min -40 ℃

电源电压 3V ~ 3.6V

电源电压Max 3.6 V

电源电压Min 3 V

封装参数

安装方式 Surface Mount

引脚数 32

封装 LQFP-32

外形尺寸

长度 7 mm

宽度 7 mm

高度 1.45 mm

封装 LQFP-32

物理参数

工作温度 -40℃ ~ 85℃

其他

产品生命周期 Active

包装方式 Tray

制造应用 Automated Test Equipement ATE, General Purpose Data and Clock Interface

符合标准

RoHS标准 RoHS Compliant

含铅标准 Lead Free

REACH SVHC标准 No SVHC

REACH SVHC版本 2015/12/17

海关信息

ECCN代码 EAR99

MC100EP195FAG引脚图与封装图
MC100EP195FAG引脚图

MC100EP195FAG引脚图

MC100EP195FAG封装图

MC100EP195FAG封装图

MC100EP195FAG封装焊盘图

MC100EP195FAG封装焊盘图

在线购买MC100EP195FAG
型号 制造商 描述 购买
MC100EP195FAG ON Semiconductor 安森美 ON SEMICONDUCTOR  MC100EP195FAG  芯片, 逻辑芯片 - ECL, 可编程延时器 搜索库存
替代型号MC100EP195FAG
图片 型号/品牌/封装 代替类型 描述 替代型号对比

型号: MC100EP195FAG

品牌: ON Semiconductor 安森美

封装:

当前型号

ON SEMICONDUCTOR  MC100EP195FAG  芯片, 逻辑芯片 - ECL, 可编程延时器

当前型号

型号: MC100EP196FAG

品牌: 安森美

封装:

完全替代

MC100EP196 系列 1.2 GHz 3.6 V ECL 可编程 延时芯片 带FTUNE-LQFP-32

MC100EP195FAG和MC100EP196FAG的区别

型号: MC100EP195BFAG

品牌: 安森美

封装:

完全替代

ON SEMICONDUCTOR  MC100EP195BFAG  PROG DELAY LINE, 2.2NS, LQFP-32 新

MC100EP195FAG和MC100EP195BFAG的区别

型号: MC100EP196BMNG

品牌: 安森美

封装:

完全替代

On Semiconductor### 延迟线

MC100EP195FAG和MC100EP196BMNG的区别